・
PBA: Protect bit address (see Table 22-8)
22.2.6.2 Address Bit Configuration in the Bus Cycle
Table 22-6 is used in conjunction with "Table 22-5 Command Sequence".
Set the address setting according to the normal bus write cycle address configuration from the first bus
cycle.
Table 22-6 Address bit configuration in the bus write cycle
Address
Addr
[31:15]
Addr
[14]
Addr
[13:12]
Addr
[11:9]
Addr
[8:7]
Addr
[6:4]
Addr
[3:0]
Normal
Command
Normal bus write cycle address configuration
Flash area
"0" is recommended.
Command
Addr[1:0] = "0" (fixed)
Other bits = "0" (recommended)
ID-READ
IA: ID address (Setting of the 4th bus write cycle address for ID-READ)
Flash area
"0" is
recom-
mended.
ID Address
Addr[1:0] = "0" (fixed)
Other bits= "0" (recommended)
Block erase
BA: Block address( Setting of the 6th bus write cycle address for block erase)
Block address (Table 22-7)
Addr[1:0] = "0" (fixed) Other bits= "0" (recommended)
Automatic
page pro-
gram
PA: Program page address (Setting of the 4th bus write cycle address for page program)
Page address
Addr[1:0] = "0" (fixed)
Other bits= "0" (recommended)
Protect bit
program
PBA: Protect bit address (Setting of the 7th bus write cycle address for protect bit program)
Flash area
Fix to "0"
Protect bit
selection
Addr[1:0] = "0" (fixed)
Other bits= "0" (recommended)
22.2.6.3 Block Address (BA)
Table 22-7 shows block addresses. Specify any address included in the block to be erased in the 6th
bus write cycle of the automatic block erase command.
Table 22-7 Block address
Block
Address
(User boot mode)
Address
(Single boot mode)
Size
(Kbyte)
3
0x0001_8000 to 0x0001_FFFF
0x3F81_8000 to 0x3F81_FFFF
32
2
0x0001_0000 to 0x0001_7FFF
0x3F81_0000 to 0x3F81_7FFF
32
1
0x0000_8000 to 0x0000_FFFF
0x3F80_8000 to 0x3F80_FFFF
32
0
0x0000_0000 to 0x0000_7FFF
0x3F80_0000 to 0x3F80_7FFF
32
TMPM3V6/M3V4
Page 459
2019-02-06
Содержание TMPM3V4
Страница 1: ...32 Bit RISC Microcontroller TX03 Series TMPM3V6 M3V4 ...
Страница 2: ... 2019 Toshiba Electronic Devices Storage Corporation ...
Страница 7: ...Revision History Date Revision Comment 2019 02 06 1 First Release ...
Страница 8: ......
Страница 22: ...xiv ...
Страница 52: ...TMPM3V6 M3V4 3 Processor Core 3 6 Exclusive access Page 30 2019 02 06 ...
Страница 148: ...TMPM3V6 M3V4 7 Exceptions 7 6 Exception Interrupt Related Registers Page 126 2019 02 06 ...
Страница 178: ...TMPM3V6 M3V4 9 Input Output port 9 2 Block Diagrams of Ports Page 156 2019 02 06 ...
Страница 206: ...TMPM3V6 M3V4 10 16 bit Timer Event Counters TMRB 10 7 Applications using the Capture Function Page 184 2019 02 06 ...
Страница 232: ...TMPM3V6 M3V4 11 Universal Asynchronous Receiver Transmitter Circuit UART 11 4 Operation Description Page 210 2019 02 06 ...
Страница 354: ...TMPM3V6 M3V4 14 Synchronous Serial Port SSP 14 6 Frame Format Page 332 2019 02 06 ...
Страница 419: ...TMPM3V6 M3V4 Page 397 2019 02 06 ...
Страница 420: ...TMPM3V6 M3V4 16 Analog Digital Converter ADC 16 6 Timing chart of AD conversion Page 398 2019 02 06 ...
Страница 462: ...TMPM3V6 M3V4 21 Watchdog Timer WDT 21 5 Control register Page 440 2019 02 06 ...
Страница 510: ...TMPM3V6 M3V4 22 Flash Memory Operation 22 4 Programming in the User Boot Mode Page 488 2019 02 06 ...
Страница 538: ...TMPM3V6 M3V4 25 Electrical Characteristics 25 7 Recommended Oscillation Circuit Page 516 2019 02 06 ...
Страница 541: ...26 3 TMPM3V4FWUG TMPM3V4FSUG Type LQFP64 P 1010 0 50E LPHQVLRQV TMPM3V6 M3V4 Page 519 2019 02 06 ...
Страница 544: ......