background image

3 EVM Connectors and Test Points

Table 3-1

 is a list of major connections on the board. For further information see the relevant section in the 

TPS7H5001-SP Radiation-Hardness-Assured Si and GaN Dual Output Controller

 data sheet.

Table 3-1. EVM Board Connections

Test Point

Connection

Description

TP1, J1

OUTA

Connected to the gate driver in the design. Components R5, C5 can be 
used to test different R/C loads.

TP2, J2

OUTB

Connected to the gate driver in the design. Components R6, C6 can be 
used to test different R/C loads.

TP3, J3

SRA

Connected to the gate driver in the design. Components R7, C7 can be 
used to test different R/C loads.

TP4, J4

SRB

Connected to the gate driver in the design. Components R8, C8 can be 
used to test different R/C loads.

TP5, TP6

CS_LIM

Input for current sense in the design. The CS_LIM circuit provides small 
triangle waveform from OUTA, OUTB. Note that this can load OUTA, 
OUTB causing a slow in the slew rate. If R9 and R10 are unpopulated, 
CS_LIM can be force from TP5.

TP7

VIN

Voltage input for the TPS7H5001-SP device

TP8

EN

Enable pin for the TPS7H5001-SP device, currently pulled high to VLDO

TP9

COMP

Error amplifier output for the TPS7H5001-SP, forcing this voltage runs the 
TPS7H5001-SP in open loop.

TP10

REFCAP

Internal reference for TPS7H5001-SP

TP11, TP12

SS

In a closed loop design, this slowly increases converter output voltage 
during start-up

TP13, TP15

SYNC

Inputting a clock on this pin synchronizes the TPS7H5001-SP to a 
frequency half of the input frequency

TP14

VLDO

Internal voltage rail for device logic

TP20

VSENSE

Voltage sense for the TPS7H5001-SP. Connected to converter output 
voltage in the full design.

TP21

RSC

Slope compensation selection resistor. Sets slope compensation slew rate 
internal to the device.

TP22

HICC

Configurability for the hiccup time of the converter. While grounded 
through a resistor on the EVM, in a full design it is generally a capacitor.

TP23

FAULT

A signal high on this node turns the TPS7H5001-SP off for any fault 
condition needed

TP24

SP

Configurability for the delay between the synchronous rectifiers and main 
output

TP25

RT

Frequency select for the TPS7H5001-SP. Change this to vary the 
frequency of the converter.

TP26

PS

Configurability for the delay between the main output and synchronous 
rectifiers

TP27

LEB

Configurability for the leading edge blanking time of the converter

www.ti.com

EVM Connectors and Test Points

SLVUBZ8 – JULY 2021

Submit Document Feedback

TPS7H5001-SP Evaluation Module

5

Copyright © 2021 Texas Instruments Incorporated

Содержание TPS7H5001-SP

Страница 1: ...ure 2 2 TPS7H5001 SP Output 4 Figure 2 3 Duty Cycle Generation 4 Figure 4 1 Top Overlay 7 Figure 4 2 Top Solder 7 Figure 4 3 Top Layer 7 Figure 4 4 Bottom Layer 7 Figure 4 5 Bottom Solder 8 Figure 4 6...

Страница 2: ...the TPS7H5001 SP without additional hardware Minor changes were made to the BOM for manufacturability purposes 1 1 Features This EVM has the following features Synchronous rectification outputs with a...

Страница 3: ...V input at 10 mA See Positive and Negative Terminal for J11 for connections TP9 COMP 1 V at 10 mA Input range can be 0 3 V to 3 3 V based on the TPS7H5001 SP Radiation Hardness Assured Si and GaN Dua...

Страница 4: ...on the input voltage on COMP as well as the triangle waveform created by the CS_LIM circuit or any other waveform that the user decides to add to the CS_LIM pin See Duty Cycle Generation for signal g...

Страница 5: ...7H5001 SP forcing this voltage runs the TPS7H5001 SP in open loop TP10 REFCAP Internal reference for TPS7H5001 SP TP11 TP12 SS In a closed loop design this slowly increases converter output voltage du...

Страница 6: ...n Table 3 2 J6 Connections and Configuration Pin Connection Duty Cycle Limit Configuration Description Pin 1 and Pin 2 100 DCL is connected high to VLDO Pin 2 and Pin 3 50 DCL is connected low to AVSS...

Страница 7: ...e EVM PCB layout images Figure 4 1 Top Overlay Figure 4 2 Top Solder Figure 4 3 Top Layer Figure 4 4 Bottom Layer www ti com PCB Layouts SLVUBZ8 JULY 2021 Submit Document Feedback TPS7H5001 SP Evaluat...

Страница 8: ...Figure 4 6 Bottom Overlay Figure 4 7 Drill Drawing Figure 4 8 Board Dimensions PCB Layouts www ti com 8 TPS7H5001 SP Evaluation Module SLVUBZ8 JULY 2021 Submit Document Feedback Copyright 2021 Texas...

Страница 9: ...GND OUTB 1 2 3 4 5 J3 AGND 1 2 3 4 5 J4 AGND SRA SRB OUTA TP1 EN TP8 SRA TP3 OUTB TP2 SRB TP4 20pF C5 1 00M R5 D DN N N N N NP 1 00M 1 00M R5 R5 AGND OUTA OUTB 20pF C6 1 00M R6 D DN N N N N N NP 1 00M...

Страница 10: ...XIe 5172 1_CH3_Site1 PXIe 5172 1_CH5_Site1 PXIe 5172 1_CH7_Site1 PXIe 5172 1_CH0_Site1 PXIe 5172 1_CH2_Site1 PXIe 5172 1_CH4_Site1 PXIe 5172 1_CH6_Site1 PXIe 5172 General Purpose Up to 100MHz HICC FAU...

Страница 11: ...172 2_CH3_Site1 PXIe 5172 2_CH5_Site1 PXIe 5172 2_CH7_Site1 DMM_Site1_4 DMM_Site1_5 AWG_CH2_to_SIte1 PXIe 5172 1_CH0_Site1 PXIe 5172 1_CH2_Site1 PXIe 5172 1_CH4_Site1 PXIe 5172 1_CH6_Site1 PXIe 5172 2...

Страница 12: ...C28 C36 4 1uF CAP CERM 1 uF 50 V 10 X7R 0805 0805 885012207103 Wurth Elektronik C22 C25 C29 C37 4 1000pF CAP CERM 1000 pF 50 V 10 X7R 0805 0805 C0805C102K5RACTU Kemet C30 1 100uF CAP Tantalum Polymer...

Страница 13: ...Ltd R31 1 135k RES 135 k 0 1 0 125 W 0805 0805 RT0805BRD07135KL Yageo America R33 1 191k RES 191 k 1 0 125 W AEC Q200 Grade 0 0805 0805 CRCW0805191KFKEA Vishay Dale R35 1 1 00Meg RES 1 00 M 0 5 0 1 W...

Страница 14: ...0 0805 0805 08055A102KAT2A AVX C12 0 0 01uF CAP CERM 0 01 uF 50 V 20 X7R 0805 0805 C0805C103M5RACTU Kemet C13 0 0 47uF CAP CERM 0 47 uF 50 V 10 X7R AEC Q200 Grade 1 0805 0805 GCM21BR71H474KA55L MuRata...

Страница 15: ...ther than TI b the nonconformity resulted from User s design specifications or instructions for such EVMs or improper system design or c User has not paid on time Testing and other quality control tec...

Страница 16: ...These limits are designed to provide reasonable protection against harmful interference in a residential installation This equipment generates uses and can radiate radio frequency energy and if not in...

Страница 17: ...instructions set forth by Radio Law of Japan which includes but is not limited to the instructions below with respect to EVMs which for the avoidance of doubt are stated strictly for convenience and s...

Страница 18: ...any interfaces electronic and or mechanical between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electr...

Страница 19: ...R DAMAGES ARE CLAIMED THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT 9 Return Policy Except as otherwise provided TI does not offer any refunds returns or exchanges Furthe...

Страница 20: ...are subject to change without notice TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource Other reproduction and...

Отзывы: