FUNC_TRIM_GPADC Registers
178
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.15.5 GPADC_TRIM5 Register (Address = 3E4h) [reset = 0h]
GPADC_TRIM5 is shown in
and described in
Return to
RESET register domain: POR
Figure 3-153. GPADC_TRIM5 Register
7
6
5
4
3
2
1
0
VCC_D1
VCC_D1_SIGN
R/W-0h
R/W-0h
Table 3-168. GPADC_TRIM5 Register Field Descriptions
Bit
Field
Type
Reset
Description
7-1
VCC_D1
R/W
0h
GPADC Input Channel 3 Calibration Value D1 when
HIGH_VCC_SENSE=1
0
VCC_D1_SIGN
R/W
0h
Sign bit of the GPADC Input Channel 3 Calibration Value D1 when
HIGH_VCC_SENSE=1
0: Positive
1: Negative