FUNC_TRIM_GPADC Registers
175
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.15.2 GPADC_TRIM2 Register (Address = 3CEh) [reset = 0h]
GPADC_TRIM2 is shown in
and described in
Return to
RESET register domain: POR
Figure 3-150. GPADC_TRIM2 Register
7
6
5
4
3
2
1
0
GPADC_IN0_IN1_D2
GPADC_IN0_I
N1_D2_SIGN
R/W-0h
R/W-0h
Table 3-165. GPADC_TRIM2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7-1
GPADC_IN0_IN1_D2
R/W
0h
GPADC Input Channels 0 and 1 Calibration Value D2
0
GPADC_IN0_IN1_D2_SI
GN
R/W
0h
Sign bit of the GPADC Input Channels 0 and 1 Calibration Value D2
0: Positive
1: Negative