SPRZ200E
TMS320VC5509A Silicon Errata
8
3
Known Design Marginality/Exceptions to Functional Specifications
3.1
Summary of Advisories
Table 2 provides a quick reference of all advisories by number, silicon revision affected, and lists their respective
page location.
Table 2. Quick Reference Table
Advisory
Number
Advisory
Revision(s)
Affected
Page
Device-Level Advisories
DL_2
Software Modification of MPNMC Bit is Not Pipeline-Protected
1.0 and 1.1
10
DL_7
RETI Instruction may Affect the XF State
1.0 and 1.1
10
DL_10
First Word of Data on Consecutive DMA Transmissions Using McBSP is Lost
1.0 and 1.1
11
Bootloader Advisories
BL_3
USB Bootloader Returns Incorrect DescriptorType Value When String Descriptors are Requested
by the Host
1.0 and 1.1
12
BL_4
USB Bootloader Returns Incorrect PID During Enumeration Phase
1.0 and 1.1
12
Direct Memory Access (DMA) Advisories
DMA_1
Early Sync Event Stops Block Transfer
1.0 and 1.1
13
DMA_2
DMA Does Not Support Burst Transfers From EMIF to EMIF
1.0 and 1.1
13
External Memory Interface (EMIF) Advisories
EMIF_8
ARDY Pin Requires Strong Pullup Resistor
1.0 and 1.1
14
EMIF_9
External Memory Write After Read Reversal
1.0 and 1.1
14
EMIF_10
Block Write Immediately Following a Block Read May Cause Data Corruption
1.0 and 1.1
15
EMIF_11
EMIF Asynchronous Access Hold = 0 is Not Valid for Strobe > 3
1.0 and 1.1
15
EMIF_12
8-Bit Asynchronous Writes on 5509A EMIF Not Supported
1.0 and 1.1
16
EMIF_13
After Changing CE Control Registers and Disabling SDRAM Clock in Divide-by-8 and Divide-by-16
Modes, Asynchronous Access Followed by SDRAM Access Will Not Supply a Ready Signal to CPU
1.0 and 1.1
16
EMIF_14
SETUP = 2 Configuration is not Valid for Asynchronous Memory
1.0 and 1.1
17
Enhanced Host Port Interface (EHPI) Advisories
EHPI_5
HPID Read Following a HPID Write While HRDY Low Corrupts the Read
1.0 and 1.1
18
EHPI_6
HPIC/HPIA Access Following an Autoincremented HPID Write Causes Next HPID Address to Increment
to the Incorrect Address
1.0 and 1.1
18
EHPI_7
HRDY is Always Driven
1.0 and 1.1
19
Real-Time Clock (RTC) Advisories
RTC_3
RTC Interrupts are Perceived by the User as Happening One Second Before
1.0 and 1.1
20
RTC_4
Any Year Ending in 00 Will Appear as a Leap Year
1.0 and 1.1
20
RTC_5
Midnight and Noon Transitions Do Not Function Correctly in 12h Mode
1.0 and 1.1
21
Universal Serial Bus (USB) Advisories
USB_2
CPU Might Miss Back-to-Back USB Interrupts When CPU Speed is Less Than or Equal to 24 MHz
1.0 and 1.1
22
USB_5
USB Input Cell Does Not Power Down When USB is Placed in IDLE
1.0 and 1.1
22
USB_6
CPU Read/Write to USB Module may Return Incorrect Result if the USB Clock is Running Slower Than
Recommended Speed (48 MHz)
1.0 and 1.1
22