![Texas Instruments TMS320F28062 Скачать руководство пользователя страница 91](http://html1.mh-extra.com/html/texas-instruments/tms320f28062/tms320f28062_manual_1095602091.webp)
Conversion 0 (A)
13 ADC Clocks
Minimum
7 ADCCLKs
SOC0 (A/B)
ADCCLK
ADCRESULT 0
S/H Window Pulse to Core
ADCCTL1.INTPULSEPOS
ADCSOCFLG 1.SOC0
ADCINTFLG .ADCINTx
SOC2 (A/B)
9
22
24
37
19
ADCCLKs
2
0
Result 0 (A) Latched
Conversion 0 (B)
13 ADC Clocks
Minimum
7 ADCCLKs
ADCSOCFLG 1.SOC1
ADCSOCFLG 1.SOC2
ADCRESULT 1
Result 0 (B) Latched
Conversion 1 (A)
13 ADC Clocks
ADCRESULT 2
50
EOC0 Pulse
EOC1 Pulse
EOC2 Pulse
1 ADCCLK
2 ADCCLKs
2 ADCCLKs
Analog Input B
SOC0 Sample
B Window
SOC2 Sample
B Window
Analog Input A
SOC0 Sample
A Window
SOC2 Sample
A Window
91
TMS320F28069, TMS320F28068, TMS320F28067, TMS320F28066
TMS320F28065, TMS320F28064, TMS320F28063, TMS320F28062
www.ti.com
SPRS698F – NOVEMBER 2010 – REVISED MARCH 2016
Submit Documentation Feedback
Product Folder Links:
TMS320F28069 TMS320F28068 TMS320F28067 TMS320F28066 TMS320F28065
TMS320F28064 TMS320F28063 TMS320F28062
Detailed Description
Copyright © 2010–2016, Texas Instruments Incorporated
Figure 6-27. Timing Example for Simultaneous Mode / Late Interrupt Pulse