7.7.15 Module Status n Register 0-32 (MDSTATn)
PSC Registers
www.ti.com
The module status 0 register (MDSTATn) is shown in
and described in
. See
for after reset default module states.
Figure 7-17. Module Status n Register (MDSTATn)
31
18
17
16
Reserved
EMUIHB
EMURST
R-0
R-0
R-0
15
13
12
11
10
9
6
5
0
Reserved
MCKOUT
MRSTDONE
MRST
Reserved
STATE
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read; n = value at reset
Table 7-20. Module Status n Register 0-32 (MDSTATn) Field Descriptions
Bit
Field
Value
Description
31-18
Reserved
0
Reserved
17
EMUIHB
Emulation alters modules state interrupt active
0
Interrupt not active
1
Interrupt active
16
EMURST
Emulation alters module reset interrupt active
0
Interrupt not active
1
Interrupt active
15-13
Reserved
0
Reserved
12
MCKOUT
Module clock output status.
Shows status of module clock ON / OFF.
0
Module clock is off.
1
Module clock is on.
11
MRSTDONE
Module reset done.
Software is responsible for checking that mode reset is done before accessing the module.
0
Module reset is not done.
1
Module reset is done.
10
MRST
Module reset status.
Reflects actual state of module reset.
0
Module reset is asserted.
1
Module reset is de-asserted.
9-6
Reserved
0
Reserved
5-0
STATE
Module state status: indicates current module status.
0
SwRstDisable state
1
SyncReset state
2
Disable state
3
Enable state. Others: indicates transition.
Others
Indicates a transition
Power and Sleep Controller
86
SPRUFX7 – July 2008