ARM926EJ-S
16K I$
8K D$
MMU
CP15
Arbiter
Arbiter
I-AHB
D-AHB
Master
IF
DMAbus
I-TCM
D-TCM
16K
RAM0
RAM1
16K
ROM
8K
Arbiter
Slave
IF
Master IF
CFGbus
ARM
interrupt
controller
(AINTC)
control
System
PLLC2
PLLC1
(PSC)
controller
sleep
Power
Peripherals
...
2.3
References
www.ti.com
References
•
Video Processing Front End (VPFE)
–
CCD Controller (CCDC)
–
Image Pipe (IPIPE)
–
H3A Engine (Hardware engine for computing Auto-focus, Auto white balance, and Auto exposure)
–
Multiply Mask / Lens Distortion Module (CFALD)
•
Video Processing Back End (VPBE)
–
On Screen Display (OSD)
–
Video Encoder Engine (VENC)
shows the functional block diagram of the ARM Subsystem.
Figure 2-1. ARM Subsystem Block Diagram
See the following related documents for more information:
•
DM335 Data Manual (
SPRS528
): Provides a high-level overview of the DM335 system.
•
DM335 Peripheral Reference Guides: For various peripherals on the device.
•
For more detailed information about the ARM processor core, see ARM Ltd.’s web site:
–
http://www.arm.com/documentation/ARMProcessor_Cores/index.html
•
Particularly, see the ARM926EJ-S Technical Reference Manual
SPRUFX7 – July 2008
ARM Subsystem Overview
19