8.4.12 Interrupt Priority Register 1 (INTPRI1)
www.ti.com
INTC Registers
The interrupt priority register 1 (INTPRI1) is shown in
and described in
Figure 8-16. Interrupt Priority Register 1 (INTPRI1)
31
30
28
27
26
24
23
22
20
19
18
16
Reserved
INT15
Reserved
INT14
Reserved
INT13
Reserved
INT12
R-0
R/W-7
R-0
R/W-7
R-0
R/W-7
R-0
R/W-7
15
14
12
11
10
8
7
6
4
3
2
0
Reserved
INT11
Reserved
INT10
Reserved
INT9
Reserved
INT8
R-0
R/W-7
R-0
R/W-7
R-0
R/W-7
R-0
R/W-7
LEGEND: R/W = Read/Write, R = Read; n = value at reset
Table 8-14. Interrupt Priority Register 1 (INTPRI1) Field Descriptions
Bit
Field
Value
Description
31
Reserved
0
Reserved
30-28
INT15
0-7h
Selects INT15 priority level.
27
Reserved
0
Reserved
26-24
INT14
0-7h
Selects INT14 priority level.
23
Reserved
0
Reserved
22-20
INT13
0-7h
Selects INT13 priority level.
19
Reserved
0
Reserved
18-16
INT12
0-7h
Selects INT12 priority level.
15
Reserved
0
Reserved
14-12
INT11
0-7h
Selects INT11 priority level.
11
Reserved
0
Reserved
10-8
INT10
0-7h
Selects INT10 priority level.
7
Reserved
0
Reserved
6-4
INT9
0-7h
Selects INT9 priority level.
3
Reserved
0
Reserved
2-0
INT8
0-7h
Selects INT8 priority level.
SPRUFX7 – July 2008
Interrupt Controller
105