D[15:0]
Address
WEONTIME = 0
WEOFFTIME
ADVWROFFTIME = WRCYCLETIME
CSWROFFTIME = WRCYCLETIME
WRCYCLETIME
ADVONTIME = 0
CSONTIME = 0
nBE0/CLE
nCS
nWE
nADV/ALE
Preliminary
Architecture
www.ti.com
5.2.4.12.1.4 Address Latch Cycle
Writing data at the GPMC_NAND_ADDRESS_i location (i = 0 to 7) places the data as the NAND partial
address value on the bus, using a regular asynchronous write access.
•
CS is controlled by the CSONTIME and CSWROFFTIME timing parameters.
•
ALE is controlled by the ADVONTIME and ADVWROFFTIME timing parameters.
•
WE is controlled by the WEONTIME and WEOFFTIME timing parameters.
•
CLE and RE (OE) are maintained inactive.
shows the NAND address latch cycle.
ALE is shared with the ADV output signal and has an inverted polarity from ADV. The NAND qualifier
deals with this. During the asynchronous NAND data access cycle, ALE is kept stable.
Figure 5-28. NAND Address Latch Cycle
604
General-Purpose Memory Controller (GPMC)
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...