Preliminary
www.ti.com
System MMU
1.4.5.2.3 MMU_SYSSTATUS
The MMU_SYSSTATUS register is shown in
and described in
Figure 1-27. MMU_SYSSTATUS
31
1
0
Reserved
RESETDONE
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 1-25. MMU_SYSSTATUS Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reads returns 0.
0
RESETDONE
Internal reset monitoring.
0
Internal module reset in on-going.
1
Reset completed.
135
SPRUGX9 – 15 April 2011
Chip Level Resources
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...