
Preliminary
Registers
www.ti.com
11.3.4 McBSP Serial Port Control Register 1 (SPCR1_REG)
The McBSP_SPCR1_REG register is shown in
and described in
.
Figure 11-36. McBSP_SPCR1_REG
31
16
Reserved
R-0
15
14
13
12
8
ALB
RJUST
Reserved
R/W-0
R/W-0
R-0
7
6
5
4
3
2
1
0
DXENA
Reserved
RINTM
RSYNCERR
RFULL
RRDY
RRST
R/W-0
R-0
R/W-0
R/W-0
R-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 11-23. McBSP_SPCR1_REG Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved.
15
ALB
Analog loopback Mode.
0
Analog loopback mode disabled.
1
Analog loopback mode enabled.
14-13
RJUST
Receive Sign-Extension and Justification Mode.
0
Right-justify and zero-fill MSBs in DRR.
1h
Right-justify and sign-extend MSBs in DRR.
2h
Left-justify and zero-fill LSBs in DRR.
3h
Reserved.
12-8
Reserved
0
Reserved
7
DXENA
DX Enabler.
0
DX enabler is off.
1
DX enabler is on.
6
Reserved
0
Reserved
5-4
RINTM
Receive Interrupt Mode (legacy).
0
Receive Interrupt driven by RRDY (i.e. end of word) and end of frame in A-bis mode.
1h
Receive Interrupt generated by end-of-block or end-of-frame in multichannel operation.
2h
Receive Interrupt generated by a new frame synchronization.
3h
Receive Interrupt generated by RSYNCERR.
3
RSYNCERR
Receive Synchronization Error.
(Writing 0 to this bit clear the legacy receive interrupt if asserted due to RSYNCERROR condition).
0
No synchronization error.
1
Synchronization error detected by McBSP.
2
RFULL
Receive Shift Register (RSR [1,2]) Full.
0
RB is not in overrun condition.
1
DRR is not read, RB is full and RSR is also full with new word.
1
RRDY
Receiver Ready.
0
Receiver is not ready.
1
Receiver is ready with data to be read from DRR.
0
RRST
Receiver reset. This resets and enables the receiver.
0
The serial port receiver is disabled and in reset state.
1
The serial port receiver is enabled.
1180
Multichannel Buffered Serial Port (McBSP)
SPRUGX9 – 15 April 2011
© 2011, Texas Instruments Incorporated
Содержание TMS320C6A816 Series
Страница 2: ...Preliminary 2 SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 92: ...92 Read This First SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1122: ...1122 Multichannel Audio Serial Port McASP SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1562: ...1562 Real Time Clock RTC SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1658: ...1658 Timers SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1750: ...1750 UART IrDA CIR Module SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...
Страница 1984: ...1984 Universal Serial Bus USB SPRUGX9 15 April 2011 Submit Documentation Feedback 2011 Texas Instruments Incorporated...