32KB L1P
Memory Controller (PMC) with
Memory Protect/Bandwidth Mgmt
C64x+ DSP Core
Instruction Fetch
16-/32-bit Instruction Dispatch
Control Registers
In-Circuit Emulation
Instruction Decode
Data Path A
Data Path B
A31 - A16
A15 - A0
A Register File
B Register File
B31 - B16
B15 - B0
Boot
Controller
LPSC
PLLC
GPSC
.L1
.S1
.M1
xx
xx
.D1
.D2
.M2
xx
xx
.S2
.L2
32KB L1D
DMA Switch
Fabric
CFG Switch
Fabric
L2 Cache/
SRAM
1024 KB
Interrupt and Exception Controller
Unified Memory
Controller (UMC)
External Memory
Controller (EMC)
Data Memory Controller (DMC) with
Memory Protect/Bandwidth Mgmt
TMS320C6474
SPRS552F – OCTOBER 2008 – REVISED JULY 2010
www.ti.com
5
C64x+ Megamodule
5.1
Megamodule Diagram
The C64x+ Megamodule consists of several components - the C64x+ CPU and associated C64x+
Megamodule core, level-one and level-two memories (L1P, L1D, L2), data trace formatter (DTF),
embedded trace buffer (ETB), the interrupt controller, power-down controller, external memory controller
and a dedicated power/sleep controller (LPSC). The C64x+ Megamodule also provides support for
memory protection and bandwidth management (for resources local to the C64x+ Megamodule).
Figure 5-1
provides a block diagram of the C64x+ Megamodule.
Figure 5-1. C64x+ Megamodule Block Diagram
58
C64x+ Megamodule
Copyright © 2008–2010, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s) :
TMS320C6474
Содержание TMS320C6474
Страница 209: ...PACKAGE OPTION ADDENDUM www ti com 25 Sep 2010 Addendum Page 2 ...
Страница 210: ......
Страница 211: ......
Страница 212: ......