Register Figures
Figure A
−
3. Status Register ST1, Bits 7
−
0
7
6
5
4
3
2
1
0
0
0
0
0
ÉÉÉÉ
ÉÉÉÉ
ÉÉÉÉ
X
‡
ÉÉÉÉÉ
ÉÉÉÉÉ
ÉÉÉÉÉ
0
1
1
IDLESTAT
EALLOW
LOOP
SPA
VMAP
PAGE0
DBGM
INTM
R/W
R/W
Access to emulation registers disabled
Access to emulation registers enabled
0
1
Emulation access enable bit
R/W
R/W
R/W
R/W
R
LOOPNZ/LOOPZ instruction done
LOOPNZ/LOOPZ instruction in
progress
0
1
Loop instruction status bit
Maskable interrupts globally enabled
Maskable interrupts globally disabled
0
1
Interrupt enable mask bit
Debug events enabled
Debug events disabled
0
1
Debug enable mask bit
PAGE0 addressing configuration bit
PAGE0 stack addressing mode
PAGE0 direct addressing mode
0
1
Interrupt vectors mapped to program-
memory addresses 00
0000
16
−
00
003F
16
Interrupt vectors mapped to program-
memory addresses 3F
FFC0
16
−
3F
FFFF
16
0
1
Vector map bit
Stack pointer has not been
aligned to even address
Stack pointer has been aligned to
even address
0
1
Stack pointer alignment bit
IDLE instruction done
IDLE instruction in progress
0
1
IDLE status flag bit
R
†
These reserved bits are always 0s and are not affected by writes.
‡
The VMAP bit depends on the level of the VMAP input signal at reset. If the VMAP signal is low, the VMAP bit is 0 after reset;
if the VMAP signal is high, the VMAP bit is 1 after reset. For C28x devices that do not pin out the VMAP signal, the signal is tied
high internal to the device.
Note:
Содержание TMS320C28x
Страница 30: ...1 12...
Страница 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Страница 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Страница 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Страница 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Страница 585: ...This page intentionally left blank 7 32 This page intentionally left blank...