www.ti.com
Instruction Descriptions
INSTRUCTION dest1, source1, source2
Short Description
Operands
dest1
description for the 1st operand for the instruction
source1
description for the 2nd operand for the instruction
source2
description for the 3rd operand for the instruction
Each instruction has a table that gives a list of the operands and a short description.
Instructions always have their destination operand(s) first followed by the source
operand(s).
Opcode
This section shows the opcode for the instruction.
Description
Detailed description of the instruction execution is described. Any constraints on the
operands imposed by the processor or the assembler are discussed.
Restrictions
Any constraints on the operands or use of the instruction imposed by the processor are
discussed.
Pipeline
This section describes the instruction in terms of pipeline cycles as described in
.
Example
Examples of instruction execution. If applicable, register and memory values are given
before and after instruction execution. All examples assume the device is running with
the OBJMODE set to 1. Normally the boot ROM or the c-code initialization will set this
bit.
See Also
Lists related instructions.
SPRUEO2A – June 2007 – Revised August 2008
Instruction Set
31
Содержание TMS320C28 series
Страница 2: ...2 SPRUEO2A June 2007 Revised August 2008 Submit Documentation Feedback ...
Страница 12: ...Introduction 12 SPRUEO2A June 2007 Revised August 2008 Submit Documentation Feedback ...
Страница 20: ...CPU Register Set 20 SPRUEO2A June 2007 Revised August 2008 Submit Documentation Feedback ...
Страница 136: ...Instruction Set 136 SPRUEO2A June 2007 Revised August 2008 Submit Documentation Feedback ...