15.11.12 SRGR1 Register (Offset = Bh) [reset = 1h]
and described in
.
Return to the
.
SRGR1 contains control bits for the sample rate generator functions such as the divide down frequency, and the
width of the frame-synchronization pulses on FSG.
Figure 15-76. SRGR1 Register
15
14
13
12
11
10
9
8
FWID
R/W-0h
7
6
5
4
3
2
1
0
CLKGDV
R/W-1h
Table 15-84. SRGR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
FWID
R/W
0h
Divide-down value for CLKG.
The sample rate generator can accept an input clock signal and
divide it down according to CLKGDV to produce an output clock
signal, CLKG. The frequency of CLKG is:
CLKG frequency = (Input clock frequency)/ ( 1)
The input clock is selected by the SCLKME and CLKSM bits:
SCLKME CLKSM Input Clock For
Sample Rate Generator
0 0 Reserved
0 1 LSPCLK
1 0 Signal on MCLKR pin
1 1 Signal on MCLKX pin
Reset type: SYSRSn
7-0
CLKGDV
R/W
1h
Frame-synchronization pulse width bits for FSG
The sample rate generator can produce a clock signal, CLKG,
and a frame-synchronization signal, FSG. For frame-synchronization
pulses on FSG, (FWID + 1) is the pulse width in CLKG cycles. The
eight bits of FWID allow a pulse width of 1 to 256 CLKG cycles:
0 <= FWID <= 255
1 <= (FWID + 1) <= 256 CLKG cycles
The period between the frame-synchronization pulses on FSG is
defined by the FPER bits.
Reset type: SYSRSn
Multichannel Buffered Serial Port (McBSP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
977
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......