15.7.15 Set the Receive Frame-Synchronization Mode
The bits described in
determine the source for receive frame synchronization and the function of the
FSR pin.
Table 15-36. Register Bits Used to Set the Receive Frame Synchronization Mode
Register
Bit
Name
Function
Type
Reset
Value
PCR
10
FSRM
Receive frame-synchronization mode
R/W
0
FSRM = 0
Receive frame synchronization is supplied by an
external source via the FSR pin.
FSRM = 1
Receive frame synchronization is supplied by the
sample rate generator. FSR is an output pin
reflecting internal FSR, except when GSYNC = 1
in SRGR2.
SRGR2
15
GSYNC
Sample rate generator clock synchronization mode
R/W
0
If the sample rate generator creates a frame-synchronization signal (FSG)
that is derived from an external input clock, the GSYNC bit determines
whether FSG is kept synchronized with pulses on the FSR pin.
GSYNC = 0
No clock synchronization is used: CLKG oscillates
without adjustment, and FSG pulses every (FPER +
1) CLKG cycles.
GSYNC = 1
Clock synchronization is used. When a pulse is
detected on the FSR pin:
•
CLKG is adjusted as necessary so that it
is synchronized with the input clock on the
MCLKR pin.
•
FSG pulses FSG only pulses in response
to a pulse on the FSR pin. The frame-
synchronization period defined in FPER is
ignored.
For more details, see
SPCR1
15
DLB
Digital loopback mode
R/W
0
DLB = 0
Digital loopback mode is disabled.
DLB = 1
Digital loopback mode is enabled. The receive
signals, including the receive frame-synchronization
signal, are connected internally through multiplexers
to the corresponding transmit signals.
SPCR1
12-11
CLKSTP
Clock stop mode
R/W
00
CLKSTP = 0Xb
Clock stop mode disabled; normal clocking for non-
SPI mode.
CLKSTP = 10b
Clock stop mode enabled without clock delay.
The internal receive clock signal (MCLKR) and
the internal receive frame-synchronization signal
(FSR) are internally connected to their transmit
counterparts, CLKX and FSX.
CLKSTP = 11b
Clock stop mode enabled with clock delay.
The internal receive clock signal (MCLKR) and
the internal receive frame-synchronization signal
(FSR) are internally connected to their transmit
counterparts, CLKX and FSX.
Multichannel Buffered Serial Port (McBSP)
930
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......