10.7.3.8 Interrupt Overflow Flag Clear Register (MICLROVF)
Overflow flag bits in the MIOVF register are latched until manually cleared using the MICLROVF register. Writing
a 1 to a MICLROVF bit will clear the corresponding bit in the MIOVF register. Writes of 0 are ignored and reads
always return 0.
Figure 10-10. Interrupt Overflow Flag Clear Register (MICLROVF)
15
8
Reserved
R -0
7
6
5
4
3
2
1
0
INT8
INT7
INT6
INT5
INT4
INT3
INT2
INT1
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 10-29. Interrupt Overflow Flag Clear Register (MICLROVF) Field Descriptions
Bits
Name
Value
Description
15-8
Reserved
Any writes to these bit(s) must always have a value of 0.
7
INT8
Task 8 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 8 interrupt overflow flag.
6
INT7
Task 7 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 7 interrupt overflow flag.
5
INT6
Task 6 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 6 interrupt overflow flag.
4
INT5
Task 5 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 5 interrupt overflow flag.
3
INT4
Task 4 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 4 interrupt overflow flag.
2
INT3
Task 3 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 3 interrupt overflow flag.
1
INT2
Task 2 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 2 interrupt overflow flag.
0
INT1
Task 1 Interrupt Overflow Flag Clear
0
This bit always reads back 0 and writes of 0 have no effect.
1
Write a 1 to clear the task 1 interrupt overflow flag.
(1)
This register is protected by EALLOW and the dual code security module.
Control Law Accelerator (CLA)
720
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......