Figure 1-16. Peripheral Clock Control 2 Register (PCLKCR2)
15
12
11
10
9
8
Reserved
HRCAP4
ENCLK
HRCAP3
ENCLK
HRCAP2
ENCLK
HRCAP1
ENCLK
R-0
R/W-0
R/W-0
R/W-0
R/W-0
7
0
Reserved
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-17. Peripheral Clock Control 2 Register (PCLKCR2) Field Descriptions
Bit
Field
Value
Description
15-12
Reserved
0
Any writes to these bits must always have a value of 0.
11
HRCAP4ENCLK
0
The HRCAP4 module is not clocked. (default)
1
The HRCAP4 module is clocked.
10
HRCAP3ENCLK
0
The HRCAP3 module is not clocked. (default)
1
The HRCAP3 module is clocked.
9
HRCAP2ENCLK
0
The HRCAP2 module is not clocked. (default)
1
The HRCAP2 module is clocked.
8
HRCAP1ENCLK
0
The HRCAP1 module is not clocked. (default)
1
The HRCAP1 module is clocked.
0-7
Reserved
Any writes to these bits must always have a value of 0.
(1)
If a peripheral block is not used, the clock to that peripheral can be turned off to minimize power consumption.
System Control and Interrupts
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
67
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......