1.3 Clocking
This section describes the oscillator, PLL and clocking mechanisms, the watchdog function, and the low-power
modes.
1.3.1 Clocking and System Control
shows the various clock and reset domains.
LOSPCP
(System Ctrl Regs)
Peripheral
Registers
SPI-A, SPI-B, SCI-A, SCI-B
PF2
LSPCLK
SYSCLKOUT
C28x Core
CLKIN
Peripheral
Registers
USB
PF3
GPIO
Mux
LOSPCP
(System Ctrl Regs)
Peripheral
Registers
McBSP
PF3
LSPCLK
Peripheral
Registers
eCAN-A
PF1
Peripheral
Registers
eCAP1, eCAP2, eCAP3
eQEP1, eQEP2
PF3
Peripheral
Registers
ePWM1, ePWM2,
ePWM3, ePWM4, ePWM5,
ePWM6, ePWM7, ePWM8
PF3
Peripheral
Registers
I2C-A
PF2
Peripheral
Registers
HRCAP1, HRCAP2,
HRCAP3, HRCAP4
PF1
ADC
Registers
12-Bit ADC
16 Ch
PF2
PF0
COMP
Registers
COMP1/2/3
PF3
6
Analog
GPIO
Mux
/2
PCLKCR0/1/2/3
(System Ctrl Regs)
Clock Enables
Clock Enables
Clock Enables
Clock Enables
Clock Enables
Clock Enables
Clock Enables
Clock Enables
Clock Enables
Clock Enables
PLL2
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
Figure 1-13. Clock and Reset Domains
The PLL, clocking, watchdog, and low-power modes, are controlled by the registers listed in
.
System Control and Interrupts
62
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......