8.13.8 ADC Revision Register (ADCREV)
Figure 8-37. ADC Revision Register (ADCREV)
15
8
REV
R-x
7
0
TYPE
R-3h
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-24. ADC Revision Register (ADCREV) Field Descriptions
Bit
Field
Value
Description
15-8
REV
ADC Revision. To allow documentation of differences between revisions. First version is labeled as
00h.
7-0
TYPE
3
ADC Type. Always set to 3 for this type ADC.
8.13.9 ADC RESULT0-RESULT15 Registers (ADCRESULTx)
The ADC Result Registers are found in Peripheral Frame 0 (PF0). In the header files, the ADCRESULTx
registers are located in the AdcResult register file, not AdcRegs.
Figure 8-38. ADC RESULT0-RESULT15 Registers (ADCRESULTx)
15
12
11
0
Reserved
RESULT
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-25. ADC RESULT0-ADCRESULT15 Registers (ADCRESULTx) Field Descriptions
Bit
Field
Value
Description
15-12
Reserved
Reads return a zero; Writes have no effect.
11-0
RESULT
12-bit right-justified ADC result
Sequential Sampling Mode (SIMULENx = 0):
After the ADC completes a conversion of an SOCx, the digital result is placed in the corresponding
ADCRESULTx register. For example, if SOC4 is configured to sample ADCINA1, the completed
result of that conversion will be placed in ADCRESULT4.
Simultaneous Sampling Mode (SIMULENx = 1):
After the ADC completes a conversion of a channel pair, the digital results are found in the
corresponding ADCRESULTx and ADC1 registers (assuming x is even). For example,
for SOC4, the completed results of those conversions will be placed in ADCRESULT4 and
ADCRESULT5. See 1.11 for timings of when this register is written.
Analog-to-Digital Converter (ADC)
558
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......