7.10.2.23 QCTMRLAT Register (Offset = 1Fh) [reset = 0h]
QEP Capture Latch
Figure 7-43. QCTMRLAT Register
15
14
13
12
11
10
9
8
QCTMRLAT
R-0h
7
6
5
4
3
2
1
0
QCTMRLAT
R-0h
Table 7-28. QCTMRLAT Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
QCTMRLAT
R
0h
The eQEP capture timer value can be latched into this register
on two events viz., unit timeout event, reading the eQEP position
counter.
Reset type: SYSRSn
7.10.2.24 QCPRDLAT Register (Offset = 20h) [reset = 0h]
QEP Capture Period Latch
Figure 7-44. QCPRDLAT Register
15
14
13
12
11
10
9
8
QCPRDLAT
R-0h
7
6
5
4
3
2
1
0
QCPRDLAT
R-0h
Table 7-29. QCPRDLAT Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
QCPRDLAT
R
0h
eQEP capture period value can be latched into this register on two
events viz., unit timeout event, reading the eQEP position counter.
Reset type: SYSRSn
Enhanced Quadrature Encoder Pulse (eQEP)
508
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......