7.10.2.9 QUPRD Register (Offset = 10h) [reset = 0h]
QEP Unit Period
Figure 7-29. QUPRD Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
QUPRD
R/W-0h
Table 7-14. QUPRD Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
QUPRD
R/W
0h
QEP Unit Period
This register contains the period count for the unit timer to generate
periodic unit time events. These events latch the eQEP position
information at periodic intervals and optionally generate an interrupt.
Writes to this register should always be full 32-bit writes.
Reset type: SYSRSn
7.10.2.10 QWDTMR Register (Offset = 12h) [reset = 0h]
QEP Watchdog Timer
Figure 7-30. QWDTMR Register
15
14
13
12
11
10
9
8
QWDTMR
R/W-0h
7
6
5
4
3
2
1
0
QWDTMR
R/W-0h
Table 7-15. QWDTMR Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
QWDTMR
R/W
0h
QEP Watchdog Timer
This register acts as time base for the watchdog to detect motor
stalls. When this timer value matches with the watchdog's period
value a watchdog timeout interrupt is generated. This register is
reset upon edge transition in quadrature-clock indicating the motion.
Reset type: SYSRSn
Enhanced Quadrature Encoder Pulse (eQEP)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
489
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......