6.7.2.1 TSCTR Register (Offset = 0h) [reset = 0h]
TSCTR is shown in
and described in
.
Return to the
.
Time-Stamp Counter
Figure 6-17. TSCTR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
TSCTR
R/W-0h
Table 6-4. TSCTR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
TSCTR
R/W
0h
Active 32-bit counter register that is used as the capture time-base
Reset type: SYSRSn
6.7.2.2 CTRPHS Register (Offset = 2h) [reset = 0h]
.
Return to the
.
Counter Phase Offset Value Register
Figure 6-18. CTRPHS Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
CTRPHS
R/W-0h
Table 6-5. CTRPHS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
CTRPHS
R/W
0h
Counter phase value register that can be programmed for phase
lag/lead. This register CTRPHS is loaded into TSCTR upon either a
SYNCI event or S/W force via a control bit. Used to achieve phase
control synchronization with respect to other eCAP and EPWM
timebases.
Reset type: SYSRSn
Enhanced Capture (eCAP)
448
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......