3.4.1.3 Time-Base Phase High Resolution Register (TBPHSHR)
Figure 3-74. Time-Base Phase High Resolution Register (TBPHSHR)
15
8
TBPHSHR
R/W-0
7
0
Reserved
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-23. Time-Base Phase High Resolution Register (TBPHSHR) Field Descriptions
Bit
Field
Value
Description
15-8
TBPHSHR
00-FFh Time base phase high-resolution bits
7-0
Reserved
Reserved
3.4.1.4 Time-Base Phase Register (TBPHS)
Figure 3-75. Time-Base Phase Register (TBPHS)
15
0
TBPHS
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 3-24. Time-Base Phase Register (TBPHS) Field Descriptions
Bits
Name
Value
Description
15-0 TBPHS
0000-FFFF These bits set time-base counter phase of the selected ePWM relative to the time-base that is supplying
the synchronization input signal.
•
If TBCTL[PHSEN] = 0, then the synchronization event is ignored and the time-base counter is not
loaded with the phase.
•
If TBCTL[PHSEN] = 1, then the time-base counter (TBCTR) will be loaded with the phase (TBPHS)
when a synchronization event occurs. The synchronization event can be initiated by the input
synchronization signal (EPWMxSYNCI) or by a software forced synchronization.
Enhanced Pulse Width Modulator (ePWM) Module
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
331
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......