show how the DCBEVT1, DCBEVT2, and DCEVTFILT signals are processed to
generate the digital compare B event force, interrupt, soc and sync signals.
Sync
DCBEVT1.force
1
0
TBCLK
DCBEVT1
1
0
TZFRC[DCBEVT1]
DCBEVT1.soc
DCBCTL[EVT1SOCE]
Latch
set
clear
TZCLR[DCBEVT1]
TZFLG[DCBEVT1]
TZEINT[DCBEVT1]
DCBEVT1.inter
DCBEVT1.sync
DCBCTL[EVT1SYNCE]
async
DCEVTFILT
DCBCTL[EVT1FRCSYNCSEL]
DCBCTL[EVT1SRCSEL]
Figure 3-48. DCBEVT1 Event Triggering
Sync
DCBEVT2.force
1
0
TBCLK
DCBEVT2
1
0
TZFRC[DCBEVT2]
Latch
set
clear
TZCLR[DCBEVT2]
TZFLG[DCBEVT2]
TZEINT[DCBEVT2]
DCBEVT2.inter
async
DCEVTFILT
DCBCTL[EVT2FRCSYNCSEL]
DCBCTL[EVT2SRCSEL]
Figure 3-49. DCBEVT2 Event Triggering
Enhanced Pulse Width Modulator (ePWM) Module
300
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......