1.6.3 Interrupt Sources
shows how the various interrupt sources are multiplexed within the devices. This multiplexing (MUX)
scheme may not be exactly the same on all C28x devices. See the device data sheet for details.
Watchdog
XINT1
Interrupt Control
XINT1
XINT1CR[15:0]
Interrupt Control
XINT2
XINT2CR[15:0]
GPIO
MUX
WDINT
INT1
to
INT12
NMI
XINT1CTR[15:0]
XINT2CTR[15:0]
XINT3CTR[15:0]
Low-Power Modes
LPMINT
WAKEINT
Sync
SYSCLKOUT
M
U
X
XINT2
M
U
X
XINT3
ADC
XINT2SOC
GPIOXINT1SEL[4:0]
GPIOXINT2SEL[4:0]
M
U
X
Interrupt Control
XINT3
XINT3CR[15:0]
System Control
(See the System Control section.)
INT14
INT13
GPIO0.int
GPIO31.int
DMA
clear
DMA
P
IE
U
p t
o 9
6 I
n
te
rr
u
p
ts
DMA
DMA
TOUT1
CPU TIMER 2
CPU TIMER 0
TINT0
CPU TIMER 1
TINT2
TINT1
Flash Wrapper
GPIOXINT3SEL[4:0]
M
U
X
NMI Interrupt With Watchdog Function
(See the NMI Watchdog section.)
NMIRS
GPIO0.int
GPIO31.int
CLOCKFAIL
CPUTMR2CLK
DMA
C28x
Core
Peripherals
(USB, McBSP, ePWM, ADC)
Peripherals
(SPI, SCI, I2C, eCAN, eCAP, eQEP,
HRCAP, CLA)
Figure 1-96. PIE Interrupt Sources and External Interrupts XINT1/XINT2/XINT3
System Control and Interrupts
172
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......