Table 1-66. Analog MUX
Default at Reset
AIOx and Peripheral Selection 1
Peripheral Selection 2 and Peripheral
Selection 3
AIOMUX1 Register bits
AIOMUX1 bits = 0,x
AIOMUX1 bits = 1,x
1-0
ADCINA0 (I)
ADCINA0 (I)
3-2
ADCINA1 (I)
ADCINA1 (I)
5-4
AIO2 (I/O)
ADCINA2 (I), COMP1A (I)
7-6
ADCINA3 (I)
ADCINA3 (I)
9-8
AIO4 (I/O)
ADCINA4 (I), COMP2A (I)
11-10
ADCINA5 (I)
ADCINA5 (I)
13-12
AIO6 (I/O)
ADCINA6 (I), COMP3A (1)
15-14
ADCINA7 (I)
ADCINA7 (I)
17-16
ADCINB0 (I)
ADCINB0 (I)
19-18
ADCINB1 (I)
ADCINB1 (I)
21-20
AIO10 (I/O)
ADCINB2 (I), COMP1B (I)
23-22
ADCINB3 (I)
ADCINB3 (I)
25-24
AIO12 (I/O)
ADCINB4 (I), COMP2B (I)
27-26
ADCINB5 (I)
ADCINB5 (I)
29-28
AIO14 (I/O)
ADCINB6 (I), COMP3B (1)
31-30
ADCINB7 (I)
ADCINB7 (I)
1.4.6 Register Bit Definitions
Figure 1-65. GPIO Port A MUX 1 (GPAMUX1) Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
GPIO15
GPIO14
GPIO13
GPIO12
GPIO11
GPIO10
GPIO9
GPIO8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GPIO7
GPIO6
GPIO5
GPIO4
GPIO3
GPIO2
GPIO1
GPIO0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-67. GPIO Port A Multiplexing 1 (GPAMUX1) Register Field Descriptions
Bits
Field
Value
Description
31-30
GPIO15
Configure the GPIO15 pin as:
00
GPIO15 - General purpose input/output 15 (default) (I/O)
01
ECAP2 (I/O)
10
SCIRXDB (I)
11
SPISTEB (I/O)
29-28
GPIO14
Configure the GPIO14 pin as:
00
GPIO14 - General purpose I/O 14 (default) (I/O)
01
TZ3 - Trip zone 3 (I)
10
SCITXDB (O)
11
SPICLKB (IO) - SPI-B clock
This option is reserved on devices that do not have an SPI-B port.
System Control and Interrupts
124
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......