17.5.46 USB External Power Control Register (USBEPC), offset 0x400
The USB external power control 32-bit register (USBEPC) specifies the function of the two-pin external power
interface (USB0EPEN and USB0PFLT). The assertion of the power fault input may generate an automatic
action, as controlled by the hardware configuration registers. The automatic action is necessary because the
fault condition may require a response faster than one provided by firmware.
Mode(s):
Host
Device
and described in
.
Figure 17-58. USB External Power Control Register (USBEPC)
31
10
9
8
Reserved
PFLTACT
R-0
R/W-0
7
6
5
4
3
2
1
0
Reserved
PFLTAEN
PFLTSEN
PFLTEN
Reserved
EPENDE
EPEN
R-0
R/W-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 17-61. USB External Power Control Register (USBEPC) Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reserved
9-8
PFLTACT
Power Fault Action. This bit field specifies how the USB0EPEN signal is changed when detecting a
USB power fault.
0h
Unchanged. USB0EPEN is controlled by the combination of the EPEN and EPENDE bits.
1h
Tristate. USB0EPEN is undriven (tristate).
2h
Low. USB0EPEN is driven Low.
3h
High. USB0EPEN is driven High.
7
Reserved
0
Reserved
6
PFLTAEN
Power Fault Action Enable. This bit specifies whether a USB power fault triggers any automatic
corrective action regarding the driven state of the USB0EPEN signal.
0
Disabled. USB0EPEN is controlled by the combination of the EPEN and EPENDE bits.
1
Enabled. The USB0EPEN output is automatically changed to the state specified by the PFLTACT field.
5
PFLTSEN
Power Fault Sense. This bit specifies the logical sense of the USB0PFLT input signal that indicates an
error condition.
The complementary state is the inactive state.
0
Low Fault. If USB0PFLT is driven Low, the power fault is signaled internally (if enabled by the PFLTEN
bit).
1
High Fault. If USB0PFLT is driven High, the power fault is signaled internally (if enabled by the
PFLTEN bit).
4
PFLTEN
Power Fault Input Enable. This bit specifies whether the USB0PFLT input signal is used in internal
logic.
0
Not Used. The USB0PFLT signal is ignored.
1
Used. The USB0PFLT signal is used internally
3
Reserved
0
Reserved
Universal Serial Bus (USB) Controller
1128
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......