17.5.19 USB Full-Speed Last Transaction to End of Frame Timing Register (USBFSEOF), offset 0x07D
USB full-speed last transaction to end of frame timing 8-bit configuration register (USBFSEOF) specifies the
minimum time gap allowed between the start of the last transaction and the EOF for full-speed transactions.
Mode(s):
Host
Device
and described in
.
Figure 17-25. USB Full-Speed Last Transaction to End of Frame Timing Register (USBFSEOF)
7
0
FSEOFG
R/W-0x77
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-26. USB Full-Speed Last Transaction to End of Frame Timing Register (USBFSEOF) Field
Descriptions
Bit
Field
Reset
Description
7-0
FSEOFG
77h
The full-speed end-of-frame gap field is used during full-speed transactions to configure the gap
between the last transaction and the End-of-Frame (EOF), in units of 533.3 ns. The default
corresponds to 63.46 μs.
17.5.20 USB Low-Speed Last Transaction to End of Frame Timing Register (USBLSEOF), offset 0x07E
The USB low-speed last transaction to end of frame timing 8-bit configuration register (USBLSEOF) specifies
the minimum time gap that is to be allowed between the start of the last transaction and the EOF for low-speed
transactions.
Mode(s):
Host
Device
USBLSEOF is shown in
.
Figure 17-26. USB Low-Speed Last Transaction to End of Frame Timing Register (USBLSEOF)
7
0
LSEOFG
R/W-0x72
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-27. USB Low-Speed Last Transaction to End of Frame Timing Register (USBLSEOF) Field
Descriptions
Bit
Field
Reset
Description
7-0
LSEOFG
72h
The low-speed end-of-frame gap field is used during low-speed transactions to set the gap between
the last transaction and the End-of-Frame (EOF), in units of 1.067 μs. The default corresponds to
121.6 μs.
Universal Serial Bus (USB) Controller
1094
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......