17.5.5 USB Transmit Interrupt Enable Register (USBTXIE), offset 0x006
The USB transmit interrupt enable 16-bit register (USBTXIE) provides interrupt enable bits for the interrupts
in the USBTXIS register. When a bit is set, the USB interrupt is asserted to the interrupt controller when the
corresponding interrupt bit in the USBTXIS register is set. When a bit is cleared, the interrupt in the USBTXIS
register is still set but the USB interrupt to the interrupt controller is not asserted. On reset, all interrupts are
enabled.
Note:
The EP0 bit is special in Host and Device modes. Both the control IN and control OUT endpoints are
captured in the EP0 bit of the USBTXIE register.
Mode(s):
Host
Device
USBTXIS is shown in
and described in
Figure 17-8. USB Transmit Interrupt Status Enable Register (USBTXIE)
15
4
3
2
1
0
Reserved
EP3
EP2
EP1
EP0
R-0
R/W-1 R/W-1 R/W-1 R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 17-9. USB Transmit Interrupt Status Register (USBTXIE) Field Descriptions
Bit
Field
Value
Description
15-4
Reserved
Reserved
2
EP2
TX Endpoint 2 Interrupt Enable
0
The EP2 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP2 bit in the USBTXIS register is set.
1
EP1
TX Endpoint 1 Interrupt Enable
0
The EP1 transmit interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP1 bit in the USBTXIS register is set.
0
EP0
TX and RX Endpoint 0 Interrupt Enable
0
The EP0 transmit and receive interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the EP0 bit in the USBTXIS register is set.
Universal Serial Bus (USB) Controller
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
1077
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......