Figure 1-46. Watchdog Counter Register (WDCNTR)
15
8
7
0
Reserved
WDCNTR
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-44. Watchdog Counter Register (WDCNTR) Field Descriptions
Bits
Field
Description
15-8
Reserved
Any writes to these bits must always have a value of 0.
7-0
WDCNTR
These bits contain the current value of the WD counter. The 8-bit counter continually increments at the
watchdog clock (WDCLK), rate. If the counter overflows, then the watchdog initiates a reset. If the WDKEY
register is written with a valid combination, then the counter is reset to zero. The watchdog clock rate is
configured in the WDCR register.
Figure 1-47. Watchdog Reset Key Register (WDKEY)
15
8
7
0
Reserved
WDKEY
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-45. Watchdog Reset Key Register (WDKEY) Field Descriptions
Bits
Field
Value
15-8 Reserved
Any writes to these bits must always have a value of 0.
7-0
WDKEY
Refer to
for examples of different WDKEY write sequences.
0x55 + 0xAA
Writing 0x55 followed by 0xAA to WDKEY causes the WDCNTR bits to be cleared.
Other value
Writing any value other than 0x55 or 0xAA causes no action to be generated. If any value other than
0xAA is written after 0x55, then the sequence must restart with 0x55.
Reads from WDKEY return the value of the WDCR register.
(1)
This register is EALLOW protected. See
for more information.
System Control and Interrupts
100
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Содержание TMS320 2806 Series
Страница 2: ......