Figure 11-26. FRAME Signal Operation, FRM50=1 and FRMCNT=1
Clock
(
EPI0S31
)
Frame
(
EPI0S30
)
RD
(
EPI0S29
)
WR
(
EPI0S28
)
When
FRMCNT
=2, the FRAME signal transitions the rising edge of the WR or RD strobes for every
third access, and so on for every value of
FRMCNT
, see Figure 11-27 on page 853.
Figure 11-27. FRAME Signal Operation, FRM50=1 and FRMCNT=2
CLOCK
(
EPI0S31
)
FRAME
(
EPI0S30
)
RD
(
EPI0S29
)
WR
(
EPI0S28
)
EPI Clock Operation
If the
CLKGATE
bit in the
EPIGPCFG
register is clear, the EPI clock always toggles when
General-purpose mode is enabled. If
CLKGATE
is set, the clock is output only when a transaction
is occurring, otherwise the clock is held high. If the
WR2CYC
bit is clear, the EPI clock begins toggling
1 cycle before the WR strobe goes High. If the
WR2CYC
bit is set, the EPI clock begins toggling when
the WR strobe goes High. The clock stops toggling after the first rising edge after the WR strobe is
deasserted. The RD strobe operates in the same manner as the WR strobe when the
WR2CYC
bit
is set. See Figure 11-28 on page 853 and Figure 11-29 on page 854.
Figure 11-28. EPI Clock Operation, CLKGATE=1, WR2CYC=0
WR
(
EPI0S28
)
Address
Data
Clock
(
EPI0S31
)
853
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller