Register 89: PWM Clock Configuration (PWMCC), offset 0xFC8
The
PWMCC
register controls the clock source for the PWM module.
PWM Clock Configuration (PWMCC)
PWM0 base: 0x4002.8000
Offset 0xFC8
Type RW, reset 0x0000.0005
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
PWMDIV
reserved
USEPWM
reserved
RW
RW
RW
RO
RO
RO
RO
RO
RW
RO
RO
RO
RO
RO
RO
RO
Type
1
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.0000
RO
reserved
31:9
Use PWM Clock Divisor
Description
Value
The system clock is the source of PWM unit clock.
0
The PWM clock divider is the source of PWM unit clock.
1
0x0
RW
USEPWM
8
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0
RO
reserved
7:3
PWM Clock Divider
This field specifies the PWM clock frequency as a division of the system
clock.
Description
Value
/2
0x0
/4
0x1
/8
0x2
/16
0x3
/32
0x4
/64
0x5
reserved
0x6 - 0x7
0x5
RW
PWMDIV
2:0
1747
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller