Register 22: I
2
C Slave ACK Control (I2CSACKCTL), offset 0x820
This register enables the I
2
C slave to NACK for invalid data or command or ACK for valid data or
command. The I
2
C clock is pulled low after the last data bit until this register is written.
I2C Slave ACK Control (I2CSACKCTL)
I2C 0 base: 0x4002.0000
I2C 1 base: 0x4002.1000
I2C 2 base: 0x4002.2000
I2C 3 base: 0x4002.3000
I2C 4 base: 0x400C.0000
I2C 5 base: 0x400C.1000
I2C 6 base: 0x400C.2000
I2C 7 base: 0x400C.3000
I2C 8 base: 0x400B.8000
I2C 9 base: 0x400B.9000
Offset 0x820
Type RW, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
ACKOEN
ACKOVAL
reserved
RW
RW
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
31:2
I
2
C Slave ACK Override Value
Description
Value
An ACK is sent indicating valid data or command.
0
A NACK is sent indicating invalid data or command.
1
0
RW
ACKOVAL
1
I
2
C Slave ACK Override Enable
Description
Value
A response in not provided.
0
An ACK or NACK is sent according to the value written to the
ACKOVAL
bit.
1
0
RW
ACKOEN
0
18.8
Register Descriptions (I
2
C Status and Control)
The remainder of this section lists and describes the I
2
C status and control registers, in numerical
order by address offset.
1347
June 18, 2014
Texas Instruments-Production Data
Tiva
™
TM4C1294NCPDT Microcontroller