FLCTL_A Registers
582
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller A (FLCTL_A)
10.4.42 FLCTL_READ_TIMCTL Register (offset = 0100h)
Flash Read Timing Control Register. Applies for normal read operations.
Figure 10-48. FLCTL_READ_TIMCTL Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SETUP_LONG
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IREF_BOOST1
Reserved
SETUP
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
(1)
All delays are in terms of clock cycles of a 5MHz reference clock source
Table 10-54. FLCTL_READ_TIMCTL Register Description
Bit
Field
Type
Reset
Description
31-24
Reserved
R
NA
Reserved. Always returns 0h
23-16
SETUP_LONG
R
NA
This field defines the length of the Setup time into read mode when the device is
recovering from one of the following conditions
Moving from standby to active state in low-frequency active mode
Recovering from the LDO Boost operation after a Mass Erase
15-12
IREF_BOOST1
R
NA
Length of IREF_BOOST1 signal of the Flash memory
11-8
Reserved
R
NA
Reserved. Always returns 0h
7-0
SETUP
(1)
R
NA
Length of the Setup phase for this operation