FLCTL_A Registers
552
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller A (FLCTL_A)
10.4.7 FLCTL_RDBRST_FAILADDR Register (offset = 003Ch)
Flash Read Burst/Compare Fail Address Register
Figure 10-13. FLCTL_RDBRST_FAILADDR Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FAIL_ADDR
r
r
r
r
r
r
r
r
r
r
r
rw-0
rw-0
rw-0
rw-0
rw-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FAIL_ADDRESS
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
r
r
r
r
(1)
Application may choose to clear this register to 0h before starting a new burst compare operation
(2)
If amount of memory available is less than 2MB, the upper bits of the FAIL_ADDR will behave as reserved. To know actual amount of
Flash memory available, refer to the device datasheet
(3)
This bit field is writable
ONLY
when burst status (17:16) of the FLCTL_RDBRST_CTLSTAT shows the Idle state. In all other cases, the
bits will remain locked so as to not disrupt an operation that is in progress.
Table 10-19. FLCTL_RDBRST_FAILADDR Register Description
Bit
Field
Type
Reset
Description
31-21
Reserved
R
NA
Reserved. Reads return 0h
20-0
FAIL_ADDRESS
(1) (2) (3)
RW (with
exception
s)
0h
Reflects address of last failed compare. Offset from 0h, with 0h as start address
of the type of memory region selected
Bits 3-0 are always 0 (forced 128bit boundary)