FLCTL Registers
513
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller (FLCTL)
9.4.40 FLCTL_CLRIFG Register (offset = 0F8h)
Flash Clear Interrupt Flag Register
Figure 9-46. FLCTL_CLRIFG Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PRG_
ERR
BMRK
Reserved
ERAS
E
PRGB
PRG
AVPS
T
AVPR
E
RDBR
ST
r
r
r
r
r
r
w
w
w
w
w
w
w
w
w
w
Table 9-52. FLCTL_CLRIFG Register Description
Bit
Field
Type
Reset
Description
31- 10
Reserved
R
NA
Reserved. Reads return 0h
9
PRG_ERR
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
8
BMRK
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
7-6
Reserved
W
NA
Reserved
5
ERASE
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
4
PRGB
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
3
PRG
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
2
AVPST
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
1
AVPRE
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG
0
RDBRST
W
NA
Write 1 clears the corresponding interrupt flag bit in the FLCTL_IFG