FLCTL Registers
486
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Flash Controller (FLCTL)
9.4.8 FLCTL_RDBRST_FAILCNT Register (offset = 0040h)
Flash Read Burst/Compare Fail Count Register
Figure 9-14. FLCTL_RDBRST_FAILCNT Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FAIL_
COUN
T
r
r
r
r
r
r
r
r
r
r
r
r
r
r
r
rw-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FAIL_COUNT
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
(1)
Application may choose to clear this register to 0h before starting a new burst compare operation. If the register is not cleared, it
increments from the current value each time a new burst is started.
(2)
FAIL_COUNT may be as high as 128K for a 2MB Flash memory size. In case size of memory on device is less than 2MB, upper bits
behave as reserved
(3)
This bit field is writable
only
when burst status (17:16) of the FLCTL_RDBRST_CTLSTAT shows the Idle state. In all other cases, the
bits remain locked so as to not disrupt an operation that is in progress.
Table 9-20. FLCTL_RDBRST_FAILCNT Register Description
Bit
Field
Type
Reset
Description
31-17
Reserved
R
NA
Reserved. Reads return 0h
16-0
FAIL_COUNT
(1) (2) (3)
RW
0h
Reflects number of failures encountered in burst operation.