Functional Peripherals Registers
109
SLAU356I – March 2015 – Revised June 2019
Copyright © 2015–2019, Texas Instruments Incorporated
Cortex-M4F Peripherals
2.4.2.8
RBAR_A2 Register (Offset = DACh) [reset = 00000000h]
RBAR_A2 is shown in
and described in
MPU Alias 2 Region Base Address register. Alias of 0xE000ED9C.
Figure 2-16. RBAR_A2 Register
31
30
29
28
27
26
25
24
ADDR
R/W-0h
23
22
21
20
19
18
17
16
ADDR
R/W-0h
15
14
13
12
11
10
9
8
ADDR
R/W-0h
7
6
5
4
3
2
1
0
ADDR
VALID
REGION
R/W-0h
R/W-0h
R/W-0h
Table 2-21. RBAR_A2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-5
ADDR
R/W
0h
Region base address field. The position of the LSB depends on the
region size, so that the base address is aligned according to an even
multiple of size. The power of 2 size specified by the SZENABLE
field of the MPU Region Attribute and Size Register defines how
many bits of base address are used.
4
VALID
R/W
0h
MPU Region Number valid bit.
0b = MPU Region Number Register remains unchanged and is
interpreted.
1b = MPU Region Number Register is overwritten by bits 3:0 (the
REGION value).
3-0
REGION
R/W
0h
MPU region override field.