DES Registers
872
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Data Encryption Standard Accelerator (DES)
14.7.9 DES_SYSCONFIG Register (Offset = 0x34) [reset = 0x1]
DES System Configuration (DES_SYSCONFIG)
NOTE:
After one operation has completed, the DES_SYSCONFIG register must be cleared and re-
configured for the next operation to ensure proper DMA and data operation functionality.
DES_SYSCONFIG is shown in
and described in
Return to
Figure 14-16. DES_SYSCONFIG Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
DMA_REQ_CO
NTEXT_IN_EN
DMA_REQ_DA
TA_OUT_EN
DMA_REQ_DA
TA_IN_EN
RESERVED
SIDLE
SOFTRESET
reserved-1
R/W-0x0
R/W-0x0
R/W-0x0
R-0x0
R/W-0x0
R/W-0x0
R-0x1
Table 14-18. DES_SYSCONFIG Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7
DMA_REQ_CONTEXT_IN
_EN
R/W
0x0
DMA Request Context In Enable
0x0 = DMA disabled
0x1 = DMA enabled
6
DMA_REQ_DATA_OUT_
EN
R/W
0x0
DMA Request Data Out Enable
0x0 = DMA disabled
0x1 = DMA enabled
5
DMA_REQ_DATA_IN_EN
R/W
0x0
DMA Request Data In Enable
0x0 = DMA disabled
0x1 = DMA enabled
4
RESERVED
R
0x0
3-2
SIDLE
R/W
0x0
Sidle mode
0x0 = reserved
1
SOFTRESET
R/W
0x0
Soft reset
0x0 = No operation
0x1 = Start soft reset sequence
0
RESERVED
R
0x1