
µDMA Registers
633
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Micro Direct Memory Access (µDMA)
8.6.6 DMASWREQ Register (Offset = 0x14) [reset = X]
DMA Channel Software Request (DMASWREQ)
Each bit of the DMASWREQ register represents the corresponding µDMA channel. Setting a bit generates
a request for the specified µDMA channel.
DMASWREQ is shown in
and described in
Return to
Figure 8-15. DMASWREQ Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
SWREQ[n]
W-X
Table 8-25. DMASWREQ Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
SWREQ[n]
W
X
Channel [n] Software Request
These bits generate software requests.
Bit 0 corresponds to channel 0.
These bits are automatically cleared when the software request has
been completed.
0x0 = No request generated.
0x1 = Generate a software request for the corresponding channel.