![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 583](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_1095578583.webp)
EEPROM Registers
583
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Internal Memory
7.4.11 EEINT Register (Offset = 0x40) [reset = 0x0]
EEPROM Interrupt (EEINT)
The EEINT register is used to control whether an interrupt should be generated when a write to EEPROM
completes as indicated by the EEDONE register value changing from 0x1 to any other value. If the INT bit
in this register is set, the ERIS bit in the Flash Controller Raw Interrupt Status (FCRIS) register is set
whenever the EEDONE register value changes from 0x1 as the Flash memory and the EEPROM share an
interrupt vector.
EEINT is shown in
and described in
Return to
Figure 7-35. EEINT Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
INT
R-0x0
R/W-
0x0
Table 7-36. EEINT Register Field Descriptions
Bit
Field
Type
Reset
Description
31-1
RESERVED
R
0x0
0
INT
R/W
0x0
Interrupt Enable
0x0 = No interrupt is generated.
0x1 = An interrupt is generated when the EEDONE register
transitions from 1 to 0 or an error occurs. The EEDONE register
provides status after a write to an offset location as well as a write to
the password and protection bits.