
System Control Registers
274
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.39 CAN0MPC Register (Offset = 0x29C) [reset = 0x3]
CAN 0 Memory Power Control (CAN0MPC)
This register provides power control to the peripheral memory array.
NOTE:
The CAN0 memory array does not support retention and can only be turned on and off. If the
memory array is currently turned on (PWRCTL = 0x3) and the power control to CAN0 is
subsequently removed by clearing the P0 bit of the PCCAN register, the event causes the
memory array to turn off and the MEMSTAT bit in the CAN0PDS register to be 0x0 (array
off).
CAN0MPC is shown in
and described in
Return to
Figure 4-45. CAN0MPC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
PWRCTL
R-0x0
R/W-0x3
Table 4-52. CAN0MPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1-0
PWRCTL
R/W
0x3
Memory Array Power Control.
Allows multiple levels of power control in peripheral SRAM space.
0x0 = Array off
0x1 = Reserved
0x2 = Reserved
0x3 = Array on