
System Control Registers
268
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.33 USBMPC Register (Offset = 0x284) [reset = 0x3]
USB Memory Power Control (USBMPC)
This register provides power control to the peripheral memory array.
NOTE:
If the PWRCTL field of the USBMPC register is set to 0x3 and the power domain to the USB
is turned off by writing 0 to the P0 bit of the PCUSB register, then the SRAM goes into
retention and the MEMSTAT field of the USBPDS register reads as 0x1 (retention).
USBMPC is shown in
and described in
Return to
Figure 4-39. USBMPC Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
PWRCTL
R-0x0
R/W-0x3
Table 4-46. USBMPC Register Field Descriptions
Bit
Field
Type
Reset
Description
31-2
RESERVED
R
0x0
1-0
PWRCTL
R/W
0x3
Memory Array Power Control.
Allows multiple levels of power control in the peripheral SRAM
space.
0x0 = Array off
0x1 = SRAM retention
0x2 = Reserved
0x3 = Array on