
System Control Registers
267
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.32 USBPDS Register (Offset = 0x280) [reset = 0x3F]
USB Power Domain Status (USBPDS)
This register provides the status of power to the USB SRAM array.
NOTE:
If the PWRCTL field in the USBMPC register is set to 0x3 and the power domain to the USB
is turned off by writing 0 to the P0 bit of the PCUSB register, then the SRAM goes into
retention and the MEMSTAT field of the USBPDS register reads as 0x1 (retention).
USBPDS is shown in
and described in
.
Return to
Figure 4-38. USBPDS Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
RESERVED
MEMSTAT
PWRSTAT
R-0x0
R-0x3
R-0x3
R-0x3
Table 4-45. USBPDS Register Field Descriptions
Bit
Field
Type
Reset
Description
31-6
RESERVED
R
0x0
5-4
RESERVED
R
0x3
3-2
MEMSTAT
R
0x3
Memory Array Power Status.
Displays status of USB SRAM.
0x0 = Array off
0x1 = SRAM retention
0x2 = Reserved
0x3 = Array on
1-0
PWRSTAT
R
0x3
Power Domain Status
0x0 = Off
0x1 = Reserved
0x2 = Reserved
0x3 = On