
System Control Registers
253
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
System Control
4.2.20 PLLFREQ1 Register (Offset = 0x164) [reset = 0x0]
PLL Frequency 1 (PLLFREQ1)
This register always contains the current Q and N values presented to the system PLL. If the PLL is
reconfigured, it must go through a relock sequence, which requires approximately 128 PIOSC clocks.
When controlling this register directly, software must change this value while the PLL is powered down.
Writes to PLLFREQ0 are delayed from affecting the PLL until the RSCLKCFG register NEWFREQ bit is
written as 1.
The MINT and MFRAC fields are present in the PLLFREQ0 register.
PLLFREQ1 is shown in
and described in
.
Return to
Figure 4-26. PLLFREQ1 Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RESERVED
Q
RESERVED
N
R-0x0
R/W-0x0
R-0x0
R/W-0x0
Table 4-32. PLLFREQ1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-13
RESERVED
R
0x0
12-8
Q
R/W
0x0
PLL Q Value.
This field contains the PLL Q value.
7-5
RESERVED
R
0x0
4-0
N
R/W
0x0
PLL N Value.
This field contains the PLL N value.