![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1655](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781655.webp)
UART Registers
1655
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Universal Asynchronous Receiver/Transmitter (UART)
26.5.14 UARTDMACTL Register (Offset = 0x48) [reset = 0x0]
UART DMA Control (UARTDMACTL)
The UARTDMACTL register is the DMA control register.
UARTDMACTL is shown in
and described in
Return to
Figure 26-17. UARTDMACTL Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
DMAERR
TXDMAE
RXDMAE
R-0x0
R/W-0x0
R/W-0x0
R/W-0x0
Table 26-17. UARTDMACTL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-3
RESERVED
R
0x0
2
DMAERR
R/W
0x0
DMA on Error
0x0 = µDMA receive requests are unaffected when a receive error
occurs.
0x1 = µDMA receive requests are automatically disabled when a
receive error occurs.
1
TXDMAE
R/W
0x0
Transmit DMA Enable
0x0 = µDMA for the transmit FIFO is disabled.
0x1 = µDMA for the transmit FIFO is enabled.
0
RXDMAE
R/W
0x0
Receive DMA Enable
0x0 = µDMA for the receive FIFO is disabled.
0x1 = µDMA for the receive FIFO is enabled.