![Texas Instruments SimpleLink Ethernet MSP432E401Y Скачать руководство пользователя страница 1553](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781553.webp)
QSSI Registers
1553
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Quad Synchronous Serial Interface (QSSI)
23.5.11 SSIPP Register (Offset = 0xFC0) [reset = 0xD]
QSSI Peripheral Properties (SSIPP), offset 0xFC0
The SSIPP register provides information regarding the properties of the QSSI module.
SSIPP is shown in
and described in
.
Return to
Figure 23-20. SSIPP Register
31
30
29
28
27
26
25
24
RESERVED
R-0x0
23
22
21
20
19
18
17
16
RESERVED
R-0x0
15
14
13
12
11
10
9
8
RESERVED
R-0x0
7
6
5
4
3
2
1
0
RESERVED
FSSHLDFRM
MODE
HSCLK
R-0x0
R-0x1
R-0x2
R-0x1
Table 23-16. SSIPP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0x0
3
FSSHLDFRM
R
0x1
SSInFss Hold Frame Capability
0x0 = SSInFss Hold Frame capability disabled.
0x1 = SSinFss Hold Frame capability enabled.
2-1
MODE
R
0x2
Mode of Operation Indicates what QSSI functionality is supported.
0x0 = Legacy SSI mode
0x1 = Legacy mode, Advanced SSI mode and Bi-SSI mode enabled.
0x2 = Legacy mode, Advanced mode, Bi-SSI and Quad-SSI mode
enabled.
0x3 = Reserved
0
HSCLK
R
0x1
High Speed Capability
0x0 = High Speed clock capability disabled.
0x1 = High speed clock capability enabled.