
GPTM Registers
1298
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
General-Purpose Timers
18.5.16 GPTMTAPMR Register (Offset = 0x40) [reset = 0x0]
GPTM TimerA Prescale Match (GPTMTAPMR)
This register allows software to extend the range of the GPTMTAMATCHR when the timers are used
individually. This register holds bits 23:16 in the 16-bit modes of the 16/32-bit GPTM.
GPTMTAPMR is shown in
and described in
Return to
Figure 18-24. GPTMTAPMR Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
TAPSMR
R-0x0
R/W-0x0
Table 18-27. GPTMTAPMR Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0x0
7-0
TAPSMR
R/W
0x0
GPTM TimerA Prescale Match.
This value is used alongside GPTMTAMATCHR to detect timer
match events while using a prescaler.
For the 16/
32-bit GPTM, this field contains the entire
8-bit prescaler match value.